mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
synced 2026-01-11 17:10:13 +00:00
mmc: dw_mmc-rockchip: Fix wrong internal phase calculate
ciu clock is 2 times of io clock, but the sample clk used is
derived from io clock provided to the card. So we should use
io clock to calculate the phase.
Fixes: 59903441f5e4 ("mmc: dw_mmc-rockchip: Add internal phase support")
Signed-off-by: Shawn Lin <shawn.lin@rock-chips.com>
Acked-by: Heiko Stuebner <heiko@sntech.de>
Cc: stable@vger.kernel.org
Signed-off-by: Ulf Hansson <ulf.hansson@linaro.org>
This commit is contained in:
parent
9e80562521
commit
739f04f4a4
@ -42,7 +42,7 @@ struct dw_mci_rockchip_priv_data {
|
||||
*/
|
||||
static int rockchip_mmc_get_internal_phase(struct dw_mci *host, bool sample)
|
||||
{
|
||||
unsigned long rate = clk_get_rate(host->ciu_clk);
|
||||
unsigned long rate = clk_get_rate(host->ciu_clk) / RK3288_CLKGEN_DIV;
|
||||
u32 raw_value;
|
||||
u16 degrees;
|
||||
u32 delay_num = 0;
|
||||
@ -85,7 +85,7 @@ static int rockchip_mmc_get_phase(struct dw_mci *host, bool sample)
|
||||
|
||||
static int rockchip_mmc_set_internal_phase(struct dw_mci *host, bool sample, int degrees)
|
||||
{
|
||||
unsigned long rate = clk_get_rate(host->ciu_clk);
|
||||
unsigned long rate = clk_get_rate(host->ciu_clk) / RK3288_CLKGEN_DIV;
|
||||
u8 nineties, remainder;
|
||||
u8 delay_num;
|
||||
u32 raw_value;
|
||||
|
||||
Loading…
x
Reference in New Issue
Block a user